Invention Application
- Patent Title: MANAGED NVM ADAPTIVE CACHE MANAGEMENT
-
Application No.: US17870320Application Date: 2022-07-21
-
Publication No.: US20220357863A1Publication Date: 2022-11-10
- Inventor: Carla L. Christensen , Jianmin Huang , Sebastien Andre Jean , Kulachet Tanpairoj
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Main IPC: G06F3/06
- IPC: G06F3/06 ; G06F12/0893 ; G06F12/02

Abstract:
Disclosed in some examples are memory devices which feature customizable Single Level Cell (SLC) and Multiple Level Cell (MLC) configurations. The configuration (e.g., the size and position) of the SLC cache may have an impact on power consumption, speed, and other performance of the memory device. An operating system of an electronic device to which the memory device is installed may wish to achieve different performance of the device based upon certain conditions detectable by the operating system. In this way, the performance of the memory device can be customized by the operating system through adjustments of the performance characteristics of the SLC cache.
Public/Granted literature
- US11625176B2 Managed NVM adaptive cache management Public/Granted day:2023-04-11
Information query