Invention Application
- Patent Title: ZERO LATENCY PREFETCHING IN CACHES
-
Application No.: US17940070Application Date: 2022-09-08
-
Publication No.: US20230004498A1Publication Date: 2023-01-05
- Inventor: Oluleye Olorode , Ramakrishnan Venkatasubramanian , Hung Ong
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Main IPC: G06F12/0862
- IPC: G06F12/0862 ; G06F12/0875 ; G06F9/30 ; G06F9/38 ; G06F12/0811 ; G06F12/0815

Abstract:
This invention involves a cache system in a digital data processing apparatus including: a central processing unit core; a level one instruction cache; and a level two cache. The cache lines in the second level cache are twice the size of the cache lines in the first level instruction cache. The central processing unit core requests additional program instructions when needed via a request address. Upon a miss in the level one instruction cache that causes a hit in the upper half of a level two cache line, the level two cache supplies the upper half level cache line to the level one instruction cache. On a following level two cache memory cycle, the level two cache supplies the lower half of the cache line to the level one instruction cache. This cache technique thus prefetches the lower half level two cache line employing fewer resources than an ordinary prefetch.
Public/Granted literature
- US12197334B2 Zero latency prefetching in caches Public/Granted day:2025-01-14
Information query
IPC分类: