Invention Application
- Patent Title: OSCILLATION SYSTEM INCLUDING FREQUENCY-LOCKED LOOP LOGIC CIRCUIT AND OPERATING METHOD THEREOF
-
Application No.: US17860519Application Date: 2022-07-08
-
Publication No.: US20230009620A1Publication Date: 2023-01-12
- Inventor: Jusung LEE , Wooseok Kim , Wonsik Yu , Chanyoung Jeong
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Suwon-si
- Priority: KR10-2021-0089935 20210708
- Main IPC: H03L7/099
- IPC: H03L7/099 ; H03L7/07 ; H03L7/091 ; H03L7/18

Abstract:
A frequency-locked loop (FLL) logic circuit, including a validity signal generator configured to receive an external clock signal and determine whether a glitch occurs in the external clock signal; a clock divider configured to generate a reference frequency clock signal based on the external clock signal and a determination result of the validity signal generator; a synchronizer configured to synchronize a phase of an oscillator clock signal with a phase of the reference frequency clock signal; a clock counter configured to count a number of pulses of the oscillator clock signal during a reference time; and a code limiter configured to determine a range of a frequency selection value for calibrating an operating frequency of the oscillator clock signal based on the counted number of pulses.
Public/Granted literature
- US11967962B2 Oscillation system including frequency-locked loop logic circuit and operating method thereof Public/Granted day:2024-04-23
Information query