- 专利标题: FAST AND FLEXIBLE RAM READER AND WRITER
-
申请号: US17663847申请日: 2022-05-18
-
公开(公告)号: US20230376229A1公开(公告)日: 2023-11-23
- 发明人: Walter Girardi
- 申请人: STMicroelectronics S.r.I.
- 申请人地址: IT Agrate Brianza
- 专利权人: STMicroelectronics S.r.I.
- 当前专利权人: STMicroelectronics S.r.I.
- 当前专利权人地址: IT Agrate Brianza
- 主分类号: G06F3/06
- IPC分类号: G06F3/06
摘要:
A circuit for reading or writing a RAM includes a shift register coupled to the RAM, a test data input, and a test data output. The circuit further includes a control circuit configured to generate a pulse every N clock cycles, each pulse triggering a RAM access operation transferring data between the shift register and the RAM, N being equal to a data width of the RAM divided by a parallel factor, the parallel factor being a number of pins in either the test data input or the test data output configured for parallel data loading.
公开/授权文献
- US11809740B1 Fast and flexible RAM reader and writer 公开/授权日:2023-11-07
信息查询