- 专利标题: LOGIC CIRCUITS WITH REDUCED TRANSISTOR COUNTS
-
申请号: US18362938申请日: 2023-07-31
-
公开(公告)号: US20230376661A1公开(公告)日: 2023-11-23
- 发明人: Chi-Lin LIU , Jerry Chang-Jui KAO , Wei-Hsiang MA , Lee-Chung LU , Fong-Yuan CHANG , Sheng-Hsiung CHEN , Shang-Chih HSIEH
- 申请人: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- 申请人地址: TW Hsinchu
- 专利权人: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- 当前专利权人: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- 当前专利权人地址: TW Hsinchu
- 分案原申请号: US17340662 2021.06.07
- 主分类号: G06F30/327
- IPC分类号: G06F30/327
摘要:
A logic circuit (for providing a multibit flip-flop (MBFF) function) includes: a first inverter to receive a clock signal and generate a corresponding clock_bar signal; a second inverter to receive the clock_bar signal and generate a corresponding clock_bar_bar signal; a third inverter to receive a control signal and generate a corresponding control_bar signal; and a series-chain of 1-bit transfer flip-flop (TXFF) circuits, each including: a NAND circuit to receive data signals; and a 1-bit transmit gate flip-flop (TGFF) circuit to output signals Q and q, and receive an output of the NAND circuit, the signal q from the TGFF circuit of a preceding TXFF circuit in the series-chain, the clock_bar and clock_bar_bar signals, and the control and control_bar signals; and the first transfer TXFF circuit in the series-chain being configured to receive a start signal in place of the signal q from an otherwise preceding TGFF circuit.
公开/授权文献
- US2290087A Fourdrinier wire stringing device and method 公开/授权日:1942-07-14
信息查询