Invention Publication
- Patent Title: SYSTEMS AND TECHNIQUES FOR ACCESSING MULTIPLE MEMORY CELLS CONCURRENTLY
-
Application No.: US18208103Application Date: 2023-06-09
-
Publication No.: US20240013833A1Publication Date: 2024-01-11
- Inventor: Federico Pio
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- The original application number of the division: US17733683 2022.04.29
- Main IPC: G11C13/00
- IPC: G11C13/00

Abstract:
Techniques are provided for accessing two memory cells of a memory tile concurrently. A memory tile may include a plurality of self-selecting memory cells addressable using a row decoder and a column decoder. A memory controller may access a first self-selecting memory cell of the memory tile using a first pulse having a first polarity to the first self-selecting memory cell. The memory controller may also access a second self-selecting memory cell of the memory tile concurrently with accessing the first self-selecting memory cell using a second pulse having a second polarity different than the first polarity. The memory controller may determine characteristics of the pulses to mitigate disturbances of unselected self-selecting memory cells of the memory tile.
Public/Granted literature
- US12249370B2 Systems and techniques for accessing multiple memory cells concurrently Public/Granted day:2025-03-11
Information query