Invention Publication
- Patent Title: ACCESSING DATA USING ERROR CORRECTION OPERATION(S) TO REDUCE LATENCY AT A MEMORY SUB-SYSTEM
-
Application No.: US17877637Application Date: 2022-07-29
-
Publication No.: US20240036973A1Publication Date: 2024-02-01
- Inventor: Vamsi Pavan Rayaprolu , Dung Viet Nguyen , Zixiang Loh , Sampath K. Ratnam , Patrick R. Khayat , Thomas Herbert Lentz
- Applicant: MICRON TECHNOLOGY, INC.
- Applicant Address: US ID Boise
- Assignee: MICRON TECHNOLOGY, INC.
- Current Assignee: MICRON TECHNOLOGY, INC.
- Current Assignee Address: US ID Boise
- Main IPC: G06F11/10
- IPC: G06F11/10

Abstract:
A request to access data programmed to a memory sub-system is received. A determination is made of whether memory cells of the memory sub-system that store the programmed data satisfy one or more cell degradation criteria. In response to a determination that the memory cells satisfy the one or more cell degradation criteria, an error correction operation to access the data is performed in accordance with the request.
Public/Granted literature
- US12007838B2 Accessing data using error correction operation(s) to reduce latency at a memory sub-system Public/Granted day:2024-06-11
Information query