Invention Publication
- Patent Title: Dynamic Power Management for On-Chip Memory
-
Application No.: US17885753Application Date: 2022-08-11
-
Publication No.: US20240055035A1Publication Date: 2024-02-15
- Inventor: Edward Martin McCombs, JR.
- Applicant: Arm Limited
- Applicant Address: GB Cambridge
- Assignee: Arm Limited
- Current Assignee: Arm Limited
- Current Assignee Address: GB Cambridge
- Main IPC: G11C8/08
- IPC: G11C8/08 ; G11C8/10

Abstract:
Dynamic power management for an on-chip memory, such as a system cache memory as well as other memories, is provided. The memory includes wordline sections, input/output (I/O) circuitry, and control circuitry. Each wordline section includes a number of wordlines, and each wordline section is coupled to a different wordline control circuitry. The control circuitry is configured to, in response to receiving an access request including an address, decode the address including determine, based on the address, an associated wordline, and determine, based on the associated wordline, an associated wordline section. The control circuitry is further configured to apply power to wordline control circuitry coupled to the associated wordline section.
Public/Granted literature
- US12243622B2 Dynamic power management for on-chip memory Public/Granted day:2025-03-04
Information query