发明公开
- 专利标题: LOW JITTER PLL
-
申请号: US17893191申请日: 2022-08-23
-
公开(公告)号: US20240072814A1公开(公告)日: 2024-02-29
- 发明人: VINOD KUMAR JAIN
- 申请人: Faraday Technology Corp.
- 申请人地址: TW Hsin-Chu City
- 专利权人: Faraday Technology Corp.
- 当前专利权人: Faraday Technology Corp.
- 当前专利权人地址: TW Hsin-Chu City
- 主分类号: H03L7/197
- IPC分类号: H03L7/197 ; H03L7/089 ; H03L7/099
摘要:
A Phase Locked Loop (PLL) with reduced jitter includes: a phase detector, for comparing the phases of a reference clock and feedback clock to generate up and down control signals; a Voltage Controlled Oscillator (VCO) for generating an oscillation signal; an output divider, for dividing the oscillation signal to generate an output clock; a fractional feedback divider for receiving the oscillation signal and performing frequency division on the oscillation signal according to a modulated sequence to generate a modulated clock; and a divider coupled in series to the fractional feedback divider, for dividing the modulated clock of the fractional feedback divider by a fixed modulus to generate a divided clock. A frequency of the modulated clock of the fractional feedback divider is an integer multiple of the frequency of the divided clock, and one of the modulated clock and divided clock is used as the feedback clock.
公开/授权文献
- US11909409B1 Low jitter PLL 公开/授权日:2024-02-20
信息查询
IPC分类: