Invention Publication
- Patent Title: SEMICONDUCTOR STORAGE DEVICE
-
Application No.: US18538722Application Date: 2023-12-13
-
Publication No.: US20240112746A1Publication Date: 2024-04-04
- Inventor: Yasumitsu SAKAI , Shinichi MORIWAKI
- Applicant: SOCIONEXT INC.
- Applicant Address: JP Kanagawa
- Assignee: SOCIONEXT INC.
- Current Assignee: SOCIONEXT INC.
- Current Assignee Address: JP Kanagawa
- Priority: JP 19090697 2019.05.13
- Main IPC: G11C17/12
- IPC: G11C17/12 ; G11C5/06 ; G11C11/4074 ; G11C11/408 ; G11C11/4094

Abstract:
A layout structure of a ROM cell using a complementary FET (CFET) is provided. The ROM cell includes first and second three-dimensional transistors. The second transistor is formed above the first transistor, and the channel portions of the first and second transistors overlap each other. First data is stored in the ROM cell depending on the presence or absence of connection between a local interconnect connected to the source of the first transistor and a ground power supply line, and second data is stored in the ROM cell depending on the presence or absence of connection between a local interconnect connected to the source of the second transistor and a ground power supply line.
Public/Granted literature
- US12277980B2 Semiconductor storage device Public/Granted day:2025-04-15
Information query