Invention Publication
- Patent Title: 3D MEMORY SEMICONDUCTOR DEVICES AND STRUCTURES WITH MEMORY-LINE PILLARS
-
Application No.: US18407096Application Date: 2024-01-08
-
Publication No.: US20240147740A1Publication Date: 2024-05-02
- Inventor: Zvi Or-Bach , Jin-Woo Han , Eli Lusky
- Applicant: Monolithic 3D Inc.
- Applicant Address: US OR Klamath Falls
- Assignee: Monolithic 3D Inc.
- Current Assignee: Monolithic 3D Inc.
- Current Assignee Address: US OR Klamath Falls
- Main IPC: H10B80/00
- IPC: H10B80/00 ; H01L23/00 ; H01L25/065 ; H01L25/18

Abstract:
A 3D memory device, the device including: a first structure including a plurality of memory cells, where each memory cell of the plurality of memory cells includes at least one memory transistor, where each of the at least one memory transistor includes a source, a drain, and a channel; a plurality of memory-line pillars, where each memory-line pillar of the plurality of memory-line pillars is directly connected to a plurality of the source or the drain, where the plurality of memory-line pillars are vertically oriented, and where the at least one memory transistor is self-aligned to an overlaying another the at least one memory transistor, both being processed following a same lithography step; and a control level including a memory controller circuit, where the memory controller circuit includes a row buffer, where the control level is bonded to the first structure, and where the bonded includes hybrid bonding.
Public/Granted literature
- US11963373B1 3D memory semiconductor devices and structures with memory-line pillars Public/Granted day:2024-04-16
Information query