Invention Publication
- Patent Title: DYNAMIC MEMORY RECONFIGURATION
-
Application No.: US18432859Application Date: 2024-02-05
-
Publication No.: US20240184739A1Publication Date: 2024-06-06
- Inventor: Joydeep RAY , Niranjan COORAY , Subramaniam MAIYURAN , Altug KOKER , Prasoonkumar SURTI , Varghese GEORGE , Valentin ANDREI , Abhishek APPU , Guadalupe GARCIA , Pattabhiraman K , Sungye KIM , Sanjay KUMAR , Pratik MAROLIA , Elmoustapha OULD-AHMED-VALL , Vasanth RANGANATHAN , William SADLER , Lakshminarayanan STRIRAMASSARMA
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: US CA Santa Clara
- Main IPC: G06F15/78
- IPC: G06F15/78 ; G06F7/544 ; G06F7/575 ; G06F7/58 ; G06F9/30 ; G06F9/38 ; G06F9/50 ; G06F12/02 ; G06F12/06 ; G06F12/0802 ; G06F12/0804 ; G06F12/0811 ; G06F12/0862 ; G06F12/0866 ; G06F12/0871 ; G06F12/0875 ; G06F12/0882 ; G06F12/0888 ; G06F12/0891 ; G06F12/0893 ; G06F12/0895 ; G06F12/0897 ; G06F12/1009 ; G06F12/128 ; G06F15/80 ; G06F17/16 ; G06F17/18 ; G06N3/08 ; G06T1/20 ; G06T1/60 ; G06T15/06 ; H03M7/46

Abstract:
Embodiments described herein provide techniques to enable the dynamic reconfiguration of memory on a general-purpose graphics processing unit. One embodiment described herein enables dynamic reconfiguration of cache memory bank assignments based on hardware statistics. One embodiment enables for virtual memory address translation using mixed four kilobyte and sixty-four kilobyte pages within the same page table hierarchy and under the same page directory. One embodiment provides for a graphics processor and associated heterogenous processing system having near and far regions of the same level of a cache hierarchy.
Information query