Invention Application
- Patent Title: Memory Cells and Integrated Assemblies having Charge-Trapping-Material with Trap-Enhancing-Additive
-
Application No.: US19020106Application Date: 2025-01-14
-
Publication No.: US20250159945A1Publication Date: 2025-05-15
- Inventor: Manzar Siddik , Terry H. Kim
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Main IPC: H10D30/69
- IPC: H10D30/69 ; G11C16/04 ; H10B43/20 ; H10B43/30

Abstract:
Some embodiments include a memory cell having charge-trapping-material between a semiconductor channel material and a gating region. The charge-trapping-material includes silicon, nitrogen and trap-enhancing-additive. The trap-enhancing-additive includes one or more of carbon, phosphorus, boron and metal. Some embodiments include an integrated assembly having a stack of alternating first and second levels. The first levels include conductive structures and the second levels are insulative. Channel-material-pillars extend through the stack. Charge-trapping-regions are along the channel-material-pillars and are between the channel-material-pillars and the conductive structures. The charge-trapping-regions include a charge-trapping-material which contains silicon, nitrogen and trap-enhancing-additive. The trap-enhancing-additive includes one or more of carbon, phosphorus, boron and metal.
Information query