发明授权
- 专利标题: Method of making EPROM cell with reduced programming voltage
- 专利标题(中): 降低编程电压的方法制作EPROM单元
-
申请号: US515990申请日: 1983-07-22
-
公开(公告)号: US4519849A公开(公告)日: 1985-05-28
- 发明人: George J. Korsh , Mark A. Holler , George Perlegos , Paolo Gargini
- 申请人: George J. Korsh , Mark A. Holler , George Perlegos , Paolo Gargini
- 申请人地址: CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: CA Santa Clara
- 主分类号: H01L21/28
- IPC分类号: H01L21/28 ; H01L29/788 ; H01L21/22 ; H01L21/26
摘要:
An improved floating gate MOS EPROM cell which is programmable at a lower potential (12 volts) than prior art devices which often require 25 volts. The oxide thickness between the floating gate and overlying control gate is thicker at the edges of the floating gate than in the central portion. The thicker oxide at the edges prevents uncontrolled DC erasing. This allows a thinner oxide to be used in the central portion and provides the increased capacitance coupling needed for programming at a lower potential.
公开/授权文献
信息查询
IPC分类: