发明授权
- 专利标题: Programmable I/O sequencer for use in an I/O processor
- 专利标题(中): 用于I / O处理器的可编程I / O定序器
-
申请号: US46633申请日: 1987-05-07
-
公开(公告)号: US4803622A公开(公告)日: 1989-02-07
- 发明人: William L. Bain, Jr. , Robert C. Bedichek , George W. Cox , Gerhard Grassl , Craig B. Peterson , Justin R. Rattner , Gurbir Singh , Gurbir Singh , John L. Wipfli
- 申请人: William L. Bain, Jr. , Robert C. Bedichek , George W. Cox , Gerhard Grassl , Craig B. Peterson , Justin R. Rattner , Gurbir Singh , Gurbir Singh , John L. Wipfli
- 申请人地址: CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: CA Santa Clara
- 主分类号: G06F13/14
- IPC分类号: G06F13/14 ; G06F13/12 ; G06F13/38 ; G06F3/00
摘要:
An I/O bus sequencer for providing a data path between an execution Unit (EU-10), a register file (14) and devices connected to a bus (28). A programmable logic array (PLA-18) stores a program which controls a service table (20). The service table includes a plurality of entries divided into fields. One of the fields when decoded instructs the PLA as to what kind of operation the bus sequencer is to perform. Line selection (priority) logic (22) connected to I/O request lines (30) and to the service table (20) determines which service table entry the PLA is to use. A bus interface connected to the I/O bus ports (26) and to the PLA (18) routes data between the I/O bus ports (26) and the register file (14), entries of which are controlled by use of register sets. The service table fields include register set descriptors for storing the status of register set buffers. The PLA decodes an ACCESS instruction to start an operation by loading the first register set descriptor, and then decodes sequential SUPPLY instructions to the entry. Each SUPPLY instruction loads an empty register set descriptor field to be used when the current register set descriptor field is exhausted.
公开/授权文献
- US5967679A Label printing apparatus 公开/授权日:1999-10-19
信息查询