发明授权
- 专利标题: Input protection circuit for semiconductor integrated circuit device
- 专利标题(中): 半导体集成电路器件的输入保护电路
-
申请号: US425950申请日: 1989-10-24
-
公开(公告)号: US4994874A公开(公告)日: 1991-02-19
- 发明人: Mitsuru Shimizu , Yoshio Okada , Syuso Fujii , Shozo Saito
- 申请人: Mitsuru Shimizu , Yoshio Okada , Syuso Fujii , Shozo Saito
- 申请人地址: JPX Kawasaki
- 专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人地址: JPX Kawasaki
- 优先权: JPX63-272586 19881028
- 主分类号: H01L27/04
- IPC分类号: H01L27/04 ; H01L21/822 ; H01L23/60 ; H01L27/02
摘要:
First to third N.sup.+ -type impurity regions are formed separately from one another by a preset distance in the surface area of a P-type semiconductor substrate or a P-well region formed in an N-type semiconductor substrate. The first impurity region is connected to a power source and the second impurity region is connected to a ground terminal. The third impurity region formed between the first and second impurity regions is connected to one end of an input protection resistor which is connected at the other end to a signal input pad. The first impurity region, the third impurity region and that portion of the P-type semiconductor substrate or P-well region which lies between the first and third impurity regions constitute a first bipolar transistor for input protection and the second impurity region, the third impurity region and that portion of the P-type semiconductor substrate or P-well region which lies between the second and third impurity regions constitute a second bipolar transistor for input protection. The resistor and the first and second bipolar transistors constitute an input protection circuit.
信息查询
IPC分类: