- 专利标题: Bus system for use with information processing apparatus
-
申请号: US311893申请日: 1994-09-26
-
公开(公告)号: US5483642A公开(公告)日: 1996-01-09
- 发明人: Koichi Okazawa , Koichi Kimura , Hitoshi Kawaguchi , Ichiharu Aburano , Kazushi Kobayashi , Tetsuya Mochida
- 申请人: Koichi Okazawa , Koichi Kimura , Hitoshi Kawaguchi , Ichiharu Aburano , Kazushi Kobayashi , Tetsuya Mochida
- 专利权人: Hitachi, Ltd.
- 当前专利权人: Hitachi, Ltd.
- 优先权: JPX2-144301 19900604; JPX3-105536 19910510
- 主分类号: G06F13/16
- IPC分类号: G06F13/16 ; G06F12/00 ; G06F13/36 ; G06F13/40 ; G06F13/00
摘要:
A processor bus linked with at least a processor, a memory bus linked with a main memory, and a system bus linked with at least an input/output device are connected to a three-way connection control system. The control system includes a bus-memory connection controller connected to address buses and control buses respectively of the processor, memory, and system buses to transfer address and control signals therebetween. The control system further includes a data path switch connected to data buses respectively of the processor, memory, and system buses to transfer data via the data buses therebetween depending on the data path control signal.
公开/授权文献
- USD321118S Magnetic vice grip adaptor pad 公开/授权日:1991-10-29
信息查询