- 专利标题: Synchronous type semiconductor memory device operating in synchronization with an external clock signal
-
申请号: US381586申请日: 1995-01-31
-
公开(公告)号: US5517462A公开(公告)日: 1996-05-14
- 发明人: Hisashi Iwamoto , Yasumitsu Murai , Yasuhiro Konishi , Naoya Watanabe , Seiji Sawada
- 申请人: Hisashi Iwamoto , Yasumitsu Murai , Yasuhiro Konishi , Naoya Watanabe , Seiji Sawada
- 申请人地址: JPX Tokyo JPX Tokyo
- 专利权人: Mitsubishi Denki Kabushiki Kaisha,Mitsubishi Electric Engineering Co., Ltd.
- 当前专利权人: Mitsubishi Denki Kabushiki Kaisha,Mitsubishi Electric Engineering Co., Ltd.
- 当前专利权人地址: JPX Tokyo JPX Tokyo
- 优先权: JPX5-094810 19930129; JPX5-296339 19931126
- 主分类号: G11C11/407
- IPC分类号: G11C11/407 ; F02B75/02 ; G11C7/10 ; G11C11/401 ; G11C11/409 ; G11C13/00
摘要:
In a synchronous semiconductor memory device, memory arrays (MA) forming activation units each are divided into a plurality of small memory arrays (MK). There are provided local I/O line pairs (LIO) each for two small memory arrays. The global I/O line pairs (GIO) crossing word lines are arranged in word line shunt regions (WS). The connection switches (BS) are arranged in the crossing between the local I/O line pairs and global I/O line pairs. Each small memory array in the activated memory array is connected to the corresponding global I/O line pair through the local I/O line pair. Thereby, a plurality of bits can be simultaneously read without increasing an area occupied by interconnections. The control of connection switch is made using a sense amplifier activation signal. Global I/O lines are precharged/equalized after data are transferred to read data registers provided for data output terminal for sequential data output or into selected memory cells. External clock signal is frequency-divided to produce phase-shifted internal clock signals which are used for producing internal voltage through charge operation.
公开/授权文献
- US4934953A Junction box for electrical cables 公开/授权日:1990-06-19
信息查询
IPC分类: