发明授权
- 专利标题: CMOS static random access memory devices
- 专利标题(中): CMOS静态随机存取存储器件
-
申请号: US218819申请日: 1998-12-22
-
公开(公告)号: US6147385A公开(公告)日: 2000-11-14
- 发明人: Sung-Bong Kim , Ki-Joon Kim , Jong-Mil Youn
- 申请人: Sung-Bong Kim , Ki-Joon Kim , Jong-Mil Youn
- 申请人地址: KRX
- 专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人地址: KRX
- 优先权: KRX97-72550 19971223
- 主分类号: H01L21/8244
- IPC分类号: H01L21/8244 ; H01L27/11 ; H01L29/76 ; H01L29/94 ; H01L31/062
摘要:
A full CMOS SRAM cell having the capability of having a reduced aspect ratio is described. The SRAM cell includes first and second transfer transistors of n-channel types, first and second driving transistors of the n-channel types and first and second load transistors of p-channel types. Each of the transistors has source and drain regions on opposite sides of a channel region formed in a semiconductor substrate and a gate over the channel region. The cell includes a first common region defined by the drain regions of the first transfer transistor and the first driving transistor connected in series therethrough. A second common region is defined by the drain regions of the second transfer transistor and the second driving transistor connected in series therethrough. The drain region of the first load transistor is disposed adjacent to the first common region between the first and second common regions. The drain region of the second load transistor is disposed between the drain region of the first load transistor and the second common region. First and second gate electrode layers are disposed generally parallel to each other, and respectively serving as the gates of the first driving transistor and the first load transistor and as the gates of the second driving transistor and the second load transistor, wherein each of the first and second gate electrode layers is made of a conductive material of a first level. First and second interconnecting layers are each made of a conductive material of a second level different from the first level, the first interconnecting layer connecting the first common region to the drain region of the first load transistor and the second gate electrode layer, the second interconnecting layer connecting the second common region to the drain region of the second load transistor and the first gate electrode layer.
公开/授权文献
信息查询
IPC分类: