发明授权
US06168984A Reduction of the aspect ratio of deep contact holes for embedded DRAM devices
有权
降低嵌入式DRAM器件深度接触孔的长宽比
- 专利标题: Reduction of the aspect ratio of deep contact holes for embedded DRAM devices
- 专利标题(中): 降低嵌入式DRAM器件深度接触孔的长宽比
-
申请号: US09419103申请日: 1999-10-15
-
公开(公告)号: US06168984A公开(公告)日: 2001-01-02
- 发明人: Chue-San Yoo , Ming-Hsiung Chiang , Wen-Chuan Chiang , Cheng-Ming Wu , Tse-Liang Ying
- 申请人: Chue-San Yoo , Ming-Hsiung Chiang , Wen-Chuan Chiang , Cheng-Ming Wu , Tse-Liang Ying
- 主分类号: H01L218242
- IPC分类号: H01L218242
摘要:
A process for reducing the aspect ratio, for narrow diameter contact holes, formed in thick insulator layers, used to integrate logic and DRAM memory devices, on the same semiconductor chip, has been developed. The process of reducing the aspect ratio, of these contact holes, features initially forming, via patterning procedures, lower, narrow diameter contact holes, to active device regions, in the logic area, while also forming self-aligned contact openings to source/drain regions in the DRAM memory region. After forming tungsten structures, in the lower, narrow diameter contact holes, polycide bitline, and polysilicon capacitor structures, are formed in the DRAM memory region, via deposition, and patterning, of upper level insulator layers, and polysilicon and polycide conductive layers. Upper, narrow diameter openings, are then formed in the upper level insulator layers, exposing the top surface of tungsten structures, located in the lower, narrow diameter contact holes. The formation of upper tungsten structures, in the upper, narrow diameter contact openings completes the process of forming metal structures, in narrow diameter openings, with reduced aspect ratios, achieved via a two stage contact hole opening, and a two stage metal filling procedure.
信息查询