发明授权
- 专利标题: Semiconductor integrated circuit device and method for fabricating the same
- 专利标题(中): 半导体集成电路器件及其制造方法
-
申请号: US09421125申请日: 1999-10-19
-
公开(公告)号: US06303478B1公开(公告)日: 2001-10-16
- 发明人: Yoshitaka Nakamura , Nobuyoshi Kobayashi , Takuya Fukuda , Masayoshi Saito
- 申请人: Yoshitaka Nakamura , Nobuyoshi Kobayashi , Takuya Fukuda , Masayoshi Saito
- 优先权: JP8-292411 19961105
- 主分类号: H01L218242
- IPC分类号: H01L218242
摘要:
A method of fabricating a semiconductor device having, for example, a memory cell array portion and a peripheral circuit portion is disclosed. By such a method, a first interlayer insulating film is formed on a semiconductor substrate, a first connection hole is formed by selectively removing a predetermined portion of the first interlayer insulating film, the sides of the first hole being substantially vertical to the bottom thereof, a first plug is formed by padding the first hole with a metallic film and, subsequently, a second interlayer insulating film is formed on the first insulating film, a second hole is formed by selectively removing a predetermined portion of the second interlayer insulating film, the sides of the second hole being substantially vertical to the bottom thereof, and a second plug aligned to be in direct connection with the first plug is formed by padding the second hole with the metallic film. A MOS transistor is formed on the semiconductor substrate before the first interlayer insulating film is formed and the first hole formed is extended to expose the diffused layer of the MOS transistor. The surfaces of both the first and second interlayer insulating films are smoothed by a chemical mechanical polishing (CMP) method. The process of padding the connection holes with the metallic film is effected through a CVD or selective CVD method.
信息查询