• 专利标题: Operable synchronous semiconductor memory device switching between single data rate mode and double data rate mode
  • 申请号: US09272194
    申请日: 1999-03-18
  • 公开(公告)号: US06337832B1
    公开(公告)日: 2002-01-08
  • 发明人: Tsukasa OoishiMasatoshi Ishikawa
  • 申请人: Tsukasa OoishiMasatoshi Ishikawa
  • 优先权: JP10-162477 19980610; JP10-292561 19981014
  • 主分类号: G11C800
  • IPC分类号: G11C800
Operable synchronous semiconductor memory device switching between single data rate mode and double data rate mode
摘要:
A synchronous semiconductor memory device operates an input/output buffer circuit in synchronization with an external clock signal in a single data rate SDRAM operation mode. In a double data rate SDRAM operation mode, an internal clock signal of a frequency two times that of the external clock signal is generated. The input/output buffer circuit is operated in synchronization with the internal clock signal.
信息查询
0/0