发明授权
US06550036B1 Pre-conditioner for measuring high-speed time intervals over a low-bandwidth path 有权
用于在低带宽路径上测量高速时间间隔的预调节器

  • 专利标题: Pre-conditioner for measuring high-speed time intervals over a low-bandwidth path
  • 专利标题(中): 用于在低带宽路径上测量高速时间间隔的预调节器
  • 申请号: US09409618
    申请日: 1999-10-01
  • 公开(公告)号: US06550036B1
    公开(公告)日: 2003-04-15
  • 发明人: Michael C. Panis
  • 申请人: Michael C. Panis
  • 主分类号: G06F1100
  • IPC分类号: G06F1100
Pre-conditioner for measuring high-speed time intervals over a low-bandwidth path
摘要:
A pre-conditioner for enabling high-speed time interval measurements in an ATE system having a relatively low-bandwidth pathway between a UUT and a timer/counter includes a frequency divider and a D flip-flop located near the UUT. The frequency divider receives a first input signal from the UUT and produces a first output signal having a frequency equal to 1/N times the frequency of the first input signal. The first output signal connects over the low-bandwidth pathway to a first channel of the timer/counter. The first output signal also connects to the D input of the D flip-flop. The pre-conditioner receives a second input signal from the UUT that drives the CLOCK input of the D flip-flop. The Q output of the D flip-flop supplies a second output of the pre-conditioner. The second output connects over the low-bandwidth pathway to a second channel of the timer/counter. The time interval between successive rising edges of the output signals precisely match the time interval between successive rising edges of the input signals. Although the pre-conditioner preserves the edge locations of its input signals, the frequency of the signals it sends to the timer/counter is 1/N times the input frequency. The pre-conditioner thus enables to the timer/counter to measure closely spaced, consecutive edges of inputs over a low-bandwidth path. Multiplexors, inverters, and additional frequency dividers may be included with the pre-conditioner to enhance its functionality.
信息查询
0/0