- 专利标题: Parallel communication based on balanced data-bit encoding
-
申请号: US09871197申请日: 2001-05-31
-
公开(公告)号: US06636166B2公开(公告)日: 2003-10-21
- 发明人: D. C. Sessions , Robert J. Caesar, Jr. , Ivan Svestka , David R. Evoy , Timothy Pontius , Mark Johnson , Arjan Bink
- 申请人: D. C. Sessions , Robert J. Caesar, Jr. , Ivan Svestka , David R. Evoy , Timothy Pontius , Mark Johnson , Arjan Bink
- 主分类号: H03M700
- IPC分类号: H03M700
摘要:
In one example embodiment, data is transferred at high speeds over a parallel data bus without loss of data integrity by transferring the data encoded with the quantity of ones relatively the same as the quantity of zeroes. Consistent with one embodiment of the present invention, a bus-interface circuit encodes a set of X data bits into a set of Y data bits, where Y is greater than X. The encoding is implemented to approximately balance the number of ones and the number of zeroes in each set to be transmitted. A specific example application involves encoding the set of X data bits so that there is a balanced number of ones and zeroes in the set of Y data bits. In certain applications, the present invention is implemented to reduce current flow between transmitting and receiving modules and thereby reduce EMI, reduce the number of power pins required for the bus interface, and/or reduce the I/O delay and the skew from voltage sag in the signals passed over the parallel data bus.
公开/授权文献
信息查询