Invention Grant
- Patent Title: Method of forming a ball grid array package
- Patent Title (中): 形成球栅阵列封装的方法
-
Application No.: US09917712Application Date: 2001-07-31
-
Publication No.: US06677219B2Publication Date: 2004-01-13
- Inventor: Kiyoshi Hasegawa , Fumihiko Ooka
- Applicant: Kiyoshi Hasegawa , Fumihiko Ooka
- Priority: JP10-234614 19980820
- Main IPC: H01L2130
- IPC: H01L2130

Abstract:
A semiconductor package includes a semiconductor chip having a major surface and first pads formed on the major surface. The semiconductor package also includes a package substrate having (a) opposite first and second major surfaces, (b) a side surface extending between the first and second major surfaces, (c) a pad forming region adjacent to and along the side surface, (d) second pads formed on the pad forming region, (e) external electrodes formed on the first major surface of the package substrate, wherein the second major surface of the package substrate is fixed to the major surface of the semiconductor chip, and wherein the external electrodes are electrically connected to the second pads. The semiconductor package further includes bonding wires electrically connecting the first pads to the second pads and a sealing material covering the bonding wires and first and second pads.
Public/Granted literature
- US20010042924A1 Semiconductor package Public/Granted day:2001-11-22
Information query