发明授权
- 专利标题: Windowing circuit for aligning data and clock signals
- 专利标题(中): 用于对准数据和时钟信号的窗口电路
-
申请号: US10377461申请日: 2003-02-27
-
公开(公告)号: US06864715B1公开(公告)日: 2005-03-08
- 发明人: Trevor J. Bauer , Steven P. Young , Christopher D. Ebeling , Jason R. Bergendahl , Arthur J. Behiel
- 申请人: Trevor J. Bauer , Steven P. Young , Christopher D. Ebeling , Jason R. Bergendahl , Arthur J. Behiel
- 申请人地址: US CA San Jose
- 专利权人: Xilinx, Inc.
- 当前专利权人: Xilinx, Inc.
- 当前专利权人地址: US CA San Jose
- 代理商 Arthur J. Behiel; Edel M. Young; Justin Liu
- 主分类号: G06F1/025
- IPC分类号: G06F1/025 ; H03K5/135 ; H03K19/177 ; H04L7/00 ; G06F7/38 ; H03D3/24 ; H03K19/173
摘要:
Described are circuits and methods for aligning data and clock signals. Circuits in accordance with some embodiments separate incoming data into three differently timed data signals: an early signal, an intermediate signal, and a late signal. The timing of the three data signals can be collectively moved with respect to the clock signal. In addition, the temporal spacing between the three signals can be adjusted so that the early and late signals define a window encompassing the intermediate signal. The three signals are aligned with respect to the clock edge to center the intermediate data signal on the clock edge. The early and late signals can be monitored to identify changes in the relative timing of the clock and data signals. Some embodiments automatically alter the timing of the data and/or clock signals to keep the intermediate data signal centered on the clock edge.
信息查询