Invention Grant
- Patent Title: Programmable logic devices with integrated standard-cell logic blocks
-
Application No.: US10391094Application Date: 2003-03-18
-
Publication No.: US06870395B2Publication Date: 2005-03-22
- Inventor: John A. Schadt , William B. Andrews , Zheng Chen , Anthony K. Myers , David A. Rhein , Warren L. Ziegenfus , Fulong Zhang , Ming Hui Ding , Larry R. Fenstermaker
- Applicant: John A. Schadt , William B. Andrews , Zheng Chen , Anthony K. Myers , David A. Rhein , Warren L. Ziegenfus , Fulong Zhang , Ming Hui Ding , Larry R. Fenstermaker
- Applicant Address: US OR Hillsboro
- Assignee: Lattice Semiconductor Corporation
- Current Assignee: Lattice Semiconductor Corporation
- Current Assignee Address: US OR Hillsboro
- Agent Steve Mendelsohn
- Main IPC: H03K19/177
- IPC: H03K19/177 ; H01L25/00 ; G06F17/50 ; H03K17/693

Abstract:
A programmable logic device (PLD) with a programmable logic core, block memory, and I/O circuitry has one or more blocks of standard-cell logic (SLBs) that are integrated into the PLD design to enable each SLB to be programmably connected to any one or more of the programmable core, the block memory, and/or the I/O circuitry. The addition of standard-cell-based functional blocks creates a PLD with increased overall logic density, a net smaller die size per function, lowered cost, and improvements to both power and performance characteristics relative to equivalent conventional PLDs, such as FPGAs.
Public/Granted literature
- US20040183564A1 Programmable logic devices with integrated standard-cell logic blocks Public/Granted day:2004-09-23
Information query
IPC分类: