Invention Grant
US06875997B2 Test patterns and methods of controlling CMP process using the same
失效
使用该方法控制CMP工艺的测试模式和方法
- Patent Title: Test patterns and methods of controlling CMP process using the same
- Patent Title (中): 使用该方法控制CMP工艺的测试模式和方法
-
Application No.: US10396595Application Date: 2003-03-25
-
Publication No.: US06875997B2Publication Date: 2005-04-05
- Inventor: Jeong-Heon Park , Bo-Un Yoon , Jae-Dong Lee
- Applicant: Jeong-Heon Park , Bo-Un Yoon , Jae-Dong Lee
- Applicant Address: KR Kyungki-do
- Assignee: Samsung Electronics Co., Ltd.
- Current Assignee: Samsung Electronics Co., Ltd.
- Current Assignee Address: KR Kyungki-do
- Agency: F. Chau & Associates, LLC
- Priority: KR10-2002-0019670 20020411
- Main IPC: H01L21/66
- IPC: H01L21/66 ; C03C25/68 ; C23F1/00 ; G01R31/26 ; H01L21/4763 ; H01L23/544 ; H01L23/58

Abstract:
A test pattern and a method of controlling a CMP using the same are provided. The test pattern is disposed on a monitoring region of a semiconductor substrate having a main region and a monitoring region. The test pattern includes a planar region and a pattern region. The method comprises setting a correlation between a step difference of a test pattern and an etched thickness of a main pattern, then applying the CMP to a semiconductor substrate having the test pattern and the main pattern for a predetermined time. The step difference of the test pattern is measured and the etched thickness of the main pattern, which corresponds to the step difference of the test pattern, is determined from the correlation. A polishing time is corrected by comparing the determined etched thickness of the main pattern with a reference value, and the corrected polishing time is applied to a subsequent lot or subsequent substrate.
Public/Granted literature
- US20030193050A1 Test patterns and methods of controlling CMP process using the same Public/Granted day:2003-10-16
Information query
IPC分类: