Invention Grant
- Patent Title: Integrated circuit stacking system and method
- Patent Title (中): 集成电路堆叠系统及方法
-
Application No.: US10136890Application Date: 2002-05-02
-
Publication No.: US06940729B2Publication Date: 2005-09-06
- Inventor: James W. Cady , James Wilder , David L. Roper , Russell Rapport , James Douglas Wehrly, Jr. , Jeffrey Alan Buchle
- Applicant: James W. Cady , James Wilder , David L. Roper , Russell Rapport , James Douglas Wehrly, Jr. , Jeffrey Alan Buchle
- Applicant Address: US TX Austin
- Assignee: Staktek Group L.P.
- Current Assignee: Staktek Group L.P.
- Current Assignee Address: US TX Austin
- Agency: Andrews Kurth L.L.P.
- Main IPC: H01L23/31
- IPC: H01L23/31 ; H01L23/498 ; H01L23/538 ; H01L25/065 ; H01L25/10 ; H05K1/14 ; H05K1/18 ; H05K3/36 ; H05K7/10 ; H05K7/12

Abstract:
The present invention stacks packaged integrated circuits into modules that conserve PWB or other board surface area. The invention provides techniques and structures for aggregating chip scale-packaged integrated circuits (CSPs) or leaded packages with other CSPs or with monolithic or stacked leaded packages into modules that conserve PWB or other board surface area. The present invention can be used to advantage with CSP or leaded packages of a variety of sizes and configurations ranging from larger packaged base elements having many dozens of contacts to smaller packages such as, for example, die-sized packages such as DSBGA. In a preferred embodiment devised in accordance with the present invention, a base element IC and a support element IC are aggregated through a flex circuit having at least two conductive layers that are patterned to selectively connect the two IC elements. A portion of the flex circuit connected to the support element is folded over the base element to dispose the support element above the base element while reducing the overall footprint occupied by the two ICs. The flex circuit connects the ICs and provides a thermal and electrical connection path between the module and an application environment such as a printed wiring board (PWB). The present invention may be employed to advantage in numerous configurations and combinations in modules provided for high-density memories, high capacity computing, or applications where small size is valued.
Public/Granted literature
- US20030081392A1 Integrated circuit stacking system and method Public/Granted day:2003-05-01
Information query
IPC分类: