Invention Grant
US06986089B2 Power reduction in scannable D-flip-flop with synchronous preset or clear
有权
具有同步预设或清除功能的可扫描D触发器功耗降低
- Patent Title: Power reduction in scannable D-flip-flop with synchronous preset or clear
- Patent Title (中): 具有同步预设或清除功能的可扫描D触发器功耗降低
-
Application No.: US10256723Application Date: 2002-09-27
-
Publication No.: US06986089B2Publication Date: 2006-01-10
- Inventor: Anthony M. Hill , Richard D. Simpson
- Applicant: Anthony M. Hill , Richard D. Simpson
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Robert D. Marshall, Jr.; W. James Brady, III; Frederick J. Telecky, Jr.
- Main IPC: G01R31/28
- IPC: G01R31/28 ; G06F13/38

Abstract:
In a scannable D master-slave flip-flop circuit with synchronous preset or clear capability, the output of the slave latch is gated with the scan-enable signal to form the scan-data-output signal. This output gating of the scan-output data that allows for considerable simplification of the input logic. This simplification also provides for the reduction in both the size and the number of transistors in the input logic. This in turn is multiplied many tens of thousands of times in a complex processor chip, resulting in a substantial reduction in chip power and silicon area usage.
Public/Granted literature
- US20030110432A1 Power reduction in scannable D-flip-flop with synchronous preset or clear Public/Granted day:2003-06-12
Information query