- 专利标题: Semiconductor device with multiple power sources
-
申请号: US10118432申请日: 2002-04-09
-
公开(公告)号: US07030681B2公开(公告)日: 2006-04-18
- 发明人: Akira Yamazaki , Fukashi Morishita , Yasuhiko Taito , Nobuyuki Fujii , Mako Okamoto
- 申请人: Akira Yamazaki , Fukashi Morishita , Yasuhiko Taito , Nobuyuki Fujii , Mako Okamoto
- 申请人地址: JP Tokyo
- 专利权人: Renesas Technology Corp.
- 当前专利权人: Renesas Technology Corp.
- 当前专利权人地址: JP Tokyo
- 代理机构: McDermott Will & Emery LLP
- 优先权: JP2001-149464 20010518
- 主分类号: G05F1/10
- IPC分类号: G05F1/10
摘要:
Well bias voltages are generated in accordance with a logic power supply voltage and a memory power supply voltage. The transistor included in a control circuit in a memory core is constituted of a logic transistor manufactured through the same manufacturing steps as those for the transistors of a logic formed on the same semiconductor substrate. Well bias voltages (VBB, VPP) are applied to a back gate of this logic transistor. A memory integrated with a logic on a common semiconductor substrate is provided which allows a transistor of a control circuit therein to be manufactured through the same manufacturing process as that of the logic and allows reduction of current consumption.
公开/授权文献
- US20020171461A1 Semiconductor device with multiple power sources 公开/授权日:2002-11-21
信息查询
IPC分类: