发明授权
- 专利标题: Use of analog-valued floating-gate transistors to match the electrical characteristics of interleaved and pipelined circuits
- 专利标题(中): 使用模拟值浮栅晶体管来匹配交错和流水线电路的电气特性
-
申请号: US10681577申请日: 2003-10-07
-
公开(公告)号: US07049872B2公开(公告)日: 2006-05-23
- 发明人: Christopher J. Diorio , Todd E. Humes , Michael Thomas
- 申请人: Christopher J. Diorio , Todd E. Humes , Michael Thomas
- 申请人地址: US WA Seattle
- 专利权人: IMPINJ, Inc.
- 当前专利权人: IMPINJ, Inc.
- 当前专利权人地址: US WA Seattle
- 代理机构: Thelen Reid & Priest LLP
- 代理商 David B. Ritchie
- 主分类号: H03H11/26
- IPC分类号: H03H11/26
摘要:
Methods of and apparatuses for matching the signal delay, clock timing, frequency response, gain, offset, and/or transfer function of signal pathways in electrical circuits such as, for example, time-interleaved and pipelined circuits using analog-valued floating-gate MOSFETs are disclosed. The methods and apparatuses disclosed are applicable to a variety of circuits, including but not limited to, sample-and-hold or track-and-hold circuits, quadrature mixers, analog-to-digital converters (ADCs), digital-to-analog converters (DACs), analog or digital filters, and amplifiers.
公开/授权文献
信息查询