- 专利标题: Symmetric and non-stacked XOR circuit
-
申请号: US10929412申请日: 2004-08-31
-
公开(公告)号: US07088138B2公开(公告)日: 2006-08-08
- 发明人: Jianping Xu , Fabrice Paillet , Tanay Karnik
- 申请人: Jianping Xu , Fabrice Paillet , Tanay Karnik
- 申请人地址: US CA Santa Clara
- 专利权人: Intel Corporation
- 当前专利权人: Intel Corporation
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Fleshner & Kim, LLP
- 主分类号: H03K19/21
- IPC分类号: H03K19/21
摘要:
A CML XOR logic circuit is provided that includes a pair of pull-up transistors, a pair of current source transistors and a logic switch network coupled between the pull-up transistors and the current source transistors. The logic switch network including a plurality of transistors divided into a first branch, a second branch and a third branch. A tail current flows through the first branch, the second branch or the third branch based on at least two input signals to the plurality of transistors.
公开/授权文献
- US20060044010A1 Symmetric and non-stacked XOR circuit 公开/授权日:2006-03-02
信息查询
IPC分类: