Invention Grant
US07224756B2 Method and system for providing a codec clock signal at a desired operational rate
有权
用于以期望的操作速率提供编解码器时钟信号的方法和系统
- Patent Title: Method and system for providing a codec clock signal at a desired operational rate
- Patent Title (中): 用于以期望的操作速率提供编解码器时钟信号的方法和系统
-
Application No.: US10144295Application Date: 2002-05-13
-
Publication No.: US07224756B2Publication Date: 2007-05-29
- Inventor: Krishnan Subramoniam , Jens Puchert , Anand Venkitachalam , Brian K. Straup , John L. Melanson
- Applicant: Krishnan Subramoniam , Jens Puchert , Anand Venkitachalam , Brian K. Straup , John L. Melanson
- Applicant Address: US TX Austin
- Assignee: Cirrus Logic, Inc.
- Current Assignee: Cirrus Logic, Inc.
- Current Assignee Address: US TX Austin
- Agent Steven Lin, Esq.
- Main IPC: H04L27/08
- IPC: H04L27/08

Abstract:
A clock generator system and method for providing and operating a codes with a clock signal at a desired operational rate are disclosed. The clock generator system also has a phase-locked loop circuit. The clock generator system determines whether an available clock signal within a circuit environment of the codec has a desired clock rate. If the available clock signal has the desired clock rate, the clock generator system supplies and operates the codec with the available clock signal. If the available clock signal does not have the desired clock rate, the phase-locked loop circuit generates from the available clock signal a desired clock signal having the desired clock rate and supplies and operates the codec with the desired clock signal.
Public/Granted literature
- US20030026368A1 Method and system for providing a codec clock signal at a desired operational rate Public/Granted day:2003-02-06
Information query