发明授权
- 专利标题: Method of automatic shape-based routing of interconnects in spines for integrated circuit design
- 专利标题(中): 用于集成电路设计的脊柱互连的自动形状路由的方法
-
申请号: US10908895申请日: 2005-05-31
-
公开(公告)号: US07257797B1公开(公告)日: 2007-08-14
- 发明人: Mark Waller , Tim Parker , Mark Williams , Jeremy Birch , Graham Balsdon , Fumiaki Sato
- 申请人: Mark Waller , Tim Parker , Mark Williams , Jeremy Birch , Graham Balsdon , Fumiaki Sato
- 申请人地址: GB
- 专利权人: Pulsic Limited
- 当前专利权人: Pulsic Limited
- 当前专利权人地址: GB
- 代理商 Aka Chan LLP
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
A method and technique of routing interconnects of an integrated circuit providing improved routing quality. In an embodiment of the invention, the technique provides linear spine interconnect routing. In memory array blocks, such as in DRAM and SRAM memory designs, connected pins are generally separated by large distances in a first direction and small distances in a second direction, or a spine or channel region. A route area is defined within the spine region. In one embodiment, obstacles in the route area are identified and corresponding forbidden areas are demarcated. The linear spine interconnect is routed in the first direction within the route area while avoiding the forbidden areas. Pins are connected to the spine interconnect by stitching interconnects. Stitching interconnects are generally routed in the second direction.
信息查询