发明授权
- 专利标题: Damascene interconnect structure with cap layer
- 专利标题(中): 镶嵌互连结构与盖层
-
申请号: US11004767申请日: 2004-12-03
-
公开(公告)号: US07259463B2公开(公告)日: 2007-08-21
- 发明人: Jui Jen Huang , Minghsing Tsai , Shau-Lin Shue , Hung-Wen Su , Ting-Chu Ko
- 申请人: Jui Jen Huang , Minghsing Tsai , Shau-Lin Shue , Hung-Wen Su , Ting-Chu Ko
- 申请人地址: TW Hsin-Chu
- 专利权人: Taiwan Semiconductor Manufacturing Company, Ltd.
- 当前专利权人: Taiwan Semiconductor Manufacturing Company, Ltd.
- 当前专利权人地址: TW Hsin-Chu
- 代理机构: Slater & Matsil, L.L.P.
- 主分类号: H01L23/48
- IPC分类号: H01L23/48
摘要:
A method of forming an integrated circuit interconnect structure is presented. A first conductive line is formed over a semiconductor substrate. A conductive cap layer is formed on the first conductive line to improve device reliability. An etch stop layer (ESL) is formed on the conductive cap layer. An inter-level dielectric (IMD) is formed on the ESL. A via opening and a trench are formed in the ESL, IMD, and conductive cap layer. A recess is formed in the first conductive line. The recess can be formed by over etching when the first dielectric is etched, or by a separate process such as argon sputtering. A second conductive line is formed filling the trench, opening and recess.
公开/授权文献
- US20060118962A1 Damascene interconnect structure with cap layer 公开/授权日:2006-06-08
信息查询
IPC分类: