发明授权
US07269804B2 System and method for integrated circuit device design and manufacture using optical rule checking to screen resolution enhancement techniques
有权
使用光学规则检查进行集成电路器件设计和制造的屏幕分辨率增强技术的系统和方法
- 专利标题: System and method for integrated circuit device design and manufacture using optical rule checking to screen resolution enhancement techniques
- 专利标题(中): 使用光学规则检查进行集成电路器件设计和制造的屏幕分辨率增强技术的系统和方法
-
申请号: US10816764申请日: 2004-04-02
-
公开(公告)号: US07269804B2公开(公告)日: 2007-09-11
- 发明人: Cyrus E. Tabery , Todd P. Lukanc , Chris Haidinyak , Luigi Capodieci , Carl P. Babcock , Hung-eil Kim , Christopher A. Spence
- 申请人: Cyrus E. Tabery , Todd P. Lukanc , Chris Haidinyak , Luigi Capodieci , Carl P. Babcock , Hung-eil Kim , Christopher A. Spence
- 申请人地址: US CA Sunnyvale
- 专利权人: Advanced Micro Devices, Inc.
- 当前专利权人: Advanced Micro Devices, Inc.
- 当前专利权人地址: US CA Sunnyvale
- 代理机构: Winstead PC
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
A method of selecting a plurality of lithography process parameters for patterning a layout on a wafer includes simulating how the layout will print on the wafer for a plurality of resolution enhancement techniques (RETs), where each RET corresponds to a plurality of lithography process parameters. For each RET, the edges of structures within the simulated layout can be classified based on manufacturability. RETs that provide optimal manufacturability can be selected. In this manner, the simulation tool can be used to determine the optimal combination of scanner setup and reticle type for minimizing the variation in wafer critical dimension (CD).
公开/授权文献
信息查询