发明授权
US07475366B2 Integrated circuit design closure method for selective voltage binning
失效
集成电路设计闭合方法,用于选择性电压合并
- 专利标题: Integrated circuit design closure method for selective voltage binning
- 专利标题(中): 集成电路设计闭合方法,用于选择性电压合并
-
申请号: US11462508申请日: 2006-08-04
-
公开(公告)号: US07475366B2公开(公告)日: 2009-01-06
- 发明人: Mark W. Kuemerle , Susan K. Lichtensteiger , Douglas W. Stout , Ivan L. Wemple
- 申请人: Mark W. Kuemerle , Susan K. Lichtensteiger , Douglas W. Stout , Ivan L. Wemple
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理机构: Gibb & Rahman, LLC
- 代理商 Richard M. Kotulak, Esq.
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
Disclosed are embodiments of a method of designing and producing an integrated circuit. During the pre-release chip design process, the method subdivides the overall process window for an integrated circuit design into smaller successive intervals corresponding to achievable performance. Each performance interval is independently optimized for performance versus power by assigning to each interval a different corresponding supply voltage. Timing for the design is then closed for each interval at each assigned voltage. After chip manufacturing, the method measures the performance of the integrated circuits that are manufactured according to the design. Using these performance measurements, the circuits are sorted into bins corresponding to each performance interval and appropriately labeled (e.g., with the performance goal and previously assigned supply voltage corresponding to the performance interval).
公开/授权文献
信息查询