Invention Grant
- Patent Title: Dynamic power control for expanding SRAM write margin
- Patent Title (中): 用于扩展SRAM写入余量的动态功耗控制
-
Application No.: US11636173Application Date: 2006-12-08
-
Publication No.: US07535788B2Publication Date: 2009-05-19
- Inventor: Jui-Jen Wu , Kun-Lung Chen , Hung-Jen Liao , Yung-Lung Lin , Chen Yen-Huei , Dao-Ping Wang
- Applicant: Jui-Jen Wu , Kun-Lung Chen , Hung-Jen Liao , Yung-Lung Lin , Chen Yen-Huei , Dao-Ping Wang
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: K & L Gates LLP
- Main IPC: G11C5/14
- IPC: G11C5/14

Abstract:
A writing dynamic power control circuit is disclosed, which comprises a BL and its complementary BLB, at least one memory cell coupled to both the BL and BLB, a first NMOS transistor having a source, a drain and a gate coupled to the BL, the Vss and a first data signal, respectively, a second NMOS transistor having a source, a drain and a gate coupled to the BLB, the Vss and a second data signal, respectively, wherein the second data signal is complementary to the first data signal, a first PMOS transistor having a source, a drain and a gate coupled to a high voltage power supply (CVDD) node, the BLB and the BL, respectively, and a second PMOS transistor having a source, a drain and a gate coupled to the CVDD node, the BL and the BLB, respectively.
Public/Granted literature
- US20080137449A1 Dynamic power control for expanding SRAM write margin Public/Granted day:2008-06-12
Information query