发明授权
US07541855B2 CML delay cell with linear rail-to-rail tuning range and constant output swing
失效
CML延迟单元具有线性轨至轨调谐范围和恒定输出摆幅
- 专利标题: CML delay cell with linear rail-to-rail tuning range and constant output swing
- 专利标题(中): CML延迟单元具有线性轨至轨调谐范围和恒定输出摆幅
-
申请号: US12124384申请日: 2008-05-21
-
公开(公告)号: US07541855B2公开(公告)日: 2009-06-02
- 发明人: Hayden C. Cranford, Jr. , Marcel A. Kossel , Thomas E. Morf
- 申请人: Hayden C. Cranford, Jr. , Marcel A. Kossel , Thomas E. Morf
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理机构: Cantor Colburn LLP
- 代理商 Josh Cockburn
- 主分类号: H03H11/26
- IPC分类号: H03H11/26
摘要:
A current mode logic (CML) delay cell with linear rail-to-rail tuning range and constant output swing. The CML delay cell can include a tuning voltage input on a first and second transistor, contributing to a CML delay cell load, and a bias voltage input on a third transistor, as a current source I0, and a compensation circuit having switching point optimized inverters having a first plurality of transistors having a transconductance βpN and a second plurality of transistors having a transconductance βnN, wherein respective ratios of βnN/βpN determine an inverter switching point of respective switching point optimized inverters, the first and second plurality of transistors having gates coupled to the tuning voltage input of the CML delay cell, wherein the switching point optimized inverters are followed by weighted tail current sources M0N that supply additional currents to the current source I0 at a drain node of the third transistor.
公开/授权文献
信息查询