- 专利标题: Semiconductor device including multi-chip
-
申请号: US11037088申请日: 2005-01-19
-
公开(公告)号: US07554872B2公开(公告)日: 2009-06-30
- 发明人: Kazushige Ayukawa , Seiji Miura , Yoshikazu Saitou
- 申请人: Kazushige Ayukawa , Seiji Miura , Yoshikazu Saitou
- 申请人地址: JP Tokyo
- 专利权人: Renesas Technology Corp.
- 当前专利权人: Renesas Technology Corp.
- 当前专利权人地址: JP Tokyo
- 代理机构: Mattingly & Malur, PC
- 优先权: JP2000-161123 20000526
- 主分类号: G11C8/00
- IPC分类号: G11C8/00
摘要:
In order to implement a memory having a large storage capacity and a reduced data retention current, a non-volatile memory, an SRAM, a DRAM, and a control circuit are modularized into one package. The control circuit conducts assignment of addresses to the SRAM and DRAM, and stores data that must be retained over a long period of time in the SRAM. In the DRAM, a plurality of banks are divided into two sets, and mapped to the same address space, and sets are refreshed alternately. A plurality of chips of them are stacked and disposed, and wired by using the BGA and chip-to-chip bonding.
公开/授权文献
- US20050128853A1 Semiconductor device including multi-chip 公开/授权日:2005-06-16
信息查询