发明授权
- 专利标题: Test apparatus, program, and test method
- 专利标题(中): 测试仪器,程序和测试方法
-
申请号: US11735422申请日: 2007-04-13
-
公开(公告)号: US07657801B2公开(公告)日: 2010-02-02
- 发明人: Masaki Fujiwara
- 申请人: Masaki Fujiwara
- 申请人地址: JP Tokyo
- 专利权人: Advantest Corporation
- 当前专利权人: Advantest Corporation
- 当前专利权人地址: JP Tokyo
- 代理机构: Jianq Chyun IP Office
- 优先权: JP2006-111576 20060414
- 主分类号: G11C29/00
- IPC分类号: G11C29/00 ; G01R31/28 ; G01R31/26
摘要:
There is provided a test apparatus that tests a device under test. The test apparatus includes an address generating circuit that generates a physical address to be supplied to a memory block inside the device under test, a plurality of mask registers being provided in correspondence with a plurality of memory input bits constituting at least a part of a memory input address to be supplied to the device under test, where the plurality of mask registers set values indicating whether a plurality of physical bits constituting the physical address is masked every the physical bit, a plurality of mask arithmetic circuits being provided in correspondence with each of the plurality of memory input bits, where the plurality of mask arithmetic circuits respectively mask the physical address in accordance with the value of the mask register corresponding to this memory input bit, a plurality of logical operation circuits being provided in correspondence with each of the plurality of memory input bits, where the plurality of logical operation circuits respectively output bit data obtained by performing a predetermined logical operation on a masking result by the mask arithmetic circuit as the memory input bit, and an address supplier that supplies the input address including the plurality of memory input bits output from the plurality of logical operation circuits to the device under test.
公开/授权文献
- US20080285366A1 TEST APPARATUS, PROGRAM, AND TEST METHOD 公开/授权日:2008-11-20
信息查询