发明授权
US07886108B2 Methods and systems of managing memory addresses in a large capacity multi-level cell (MLC) based flash memory device
失效
在基于大容量多级单元(MLC)的闪存设备中管理存储器地址的方法和系统
- 专利标题: Methods and systems of managing memory addresses in a large capacity multi-level cell (MLC) based flash memory device
- 专利标题(中): 在基于大容量多级单元(MLC)的闪存设备中管理存储器地址的方法和系统
-
申请号: US12025706申请日: 2008-02-04
-
公开(公告)号: US07886108B2公开(公告)日: 2011-02-08
- 发明人: Charles C. Lee , I-Kang Yu , David Nguyen , Abraham Chih-Kang Ma , Ming-Shiang Shen
- 申请人: Charles C. Lee , I-Kang Yu , David Nguyen , Abraham Chih-Kang Ma , Ming-Shiang Shen
- 申请人地址: US CA San Jose
- 专利权人: Super Talent Electronics, Inc.
- 当前专利权人: Super Talent Electronics, Inc.
- 当前专利权人地址: US CA San Jose
- 代理商 Roger H. Chu
- 主分类号: G06F13/16
- IPC分类号: G06F13/16
摘要:
Methods and systems of managing memory addresses in a large capacity multi-level cell based flash memory device are described. According to one aspect, a flash memory device comprises a processing unit to manage logical-to-physical address correlation using an indexing scheme. The flash memory is partitioned into N sets. Each set includes a plurality of entries (i.e., blocks). N sets of partial logical entry number to physical block number and associated page usage information (hereinafter ‘PLTPPUI’) are stored in the reserved area of the MLC based flash memory. Only one the N sets is loaded to address correlation and page usage memory (ACPUM), which is a limited size random access memory (RAM). In one embodiment, static RAM (SRAM) is implemented for fast access time for the address correlation. LSA received together with the data transfer request dictates which one of the N sets of PLTPPUI is loaded into ACPUM.
公开/授权文献
信息查询