- 专利标题: Data aligner in reconfigurable computing environment
-
申请号: US12126951申请日: 2008-05-26
-
公开(公告)号: US07921396B2公开(公告)日: 2011-04-05
- 发明人: Fabrice Jean Verplanken , Jean-Paul Aldebert , Claude Basso , Jean Louis Calvignac
- 申请人: Fabrice Jean Verplanken , Jean-Paul Aldebert , Claude Basso , Jean Louis Calvignac
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理机构: Winstead, P.C.
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
A data aligner in a reconfigurable computing environment is disclosed. Embodiments employ hardware macros in field configurable gate arrays (FPGAs) to minimize the number of configurable logic blocks (CLBs) needed to shift bytes of data. The alignment mechanism allows flexibility, scalability, configurability, and reduced costs as compared to application specific integrated circuits.
公开/授权文献
- US20080229271A1 DATA ALIGNER IN RECONFIGURABLE COMPUTING ENVIRONMENT 公开/授权日:2008-09-18
信息查询