Invention Grant
- Patent Title: Stress memorization dielectric optimized for NMOS and PMOS
- Patent Title (中): 针对NMOS和PMOS优化的应力记忆电介质
-
Application No.: US12541335Application Date: 2009-08-14
-
Publication No.: US08101476B2Publication Date: 2012-01-24
- Inventor: Kanan Garg , Haowen Bu , Mahalingam Nandakumar , Song Zhao
- Applicant: Kanan Garg , Haowen Bu , Mahalingam Nandakumar , Song Zhao
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Jacqueline J. Garner; Wade J. Brady, III; Frederick J. Telecky, Jr.
- Main IPC: H01L21/8238
- IPC: H01L21/8238

Abstract:
A method for forming a tensile SiN stress layer for stress memorization enhancement of NMOS transistors with a high Si—H/N—H bond ratio that does not degrade PMOS transistors. A CMOS integrated circuit is processed through a NMOS source and drain implant but not through NMOS source and drain anneal. A SiN dielectric layer is deposited such that an area ratio of a Si—H peak to a N—H peak in a FTIR spectrum is greater than 7 and a tensile stress of the SiN dielectric is greater than 150 MPa. The CMOS integrated circuit is annealed after deposition of the SiN dielectric layer and the SiN dielectric layer is removed from at least a part of the integrated circuit.
Public/Granted literature
- US20100210081A1 STRESS MEMORIZATION DIELECTRIC OPTIMIZED FOR NMOS AND PMOS Public/Granted day:2010-08-19
Information query
IPC分类: