发明授权
- 专利标题: Specialized processing block for programmable logic device
- 专利标题(中): 可编程逻辑器件专用处理块
-
申请号: US11447329申请日: 2006-06-05
-
公开(公告)号: US08266198B2公开(公告)日: 2012-09-11
- 发明人: Kwan Yee Martin Lee , Martin Langhammer , Yi-Wen Lin , Triet M. Nguyen
- 申请人: Kwan Yee Martin Lee , Martin Langhammer , Yi-Wen Lin , Triet M. Nguyen
- 申请人地址: US CA San Jose
- 专利权人: Altera Corporation
- 当前专利权人: Altera Corporation
- 当前专利权人地址: US CA San Jose
- 代理机构: Ropes & Gray LLP
- 代理商 Jeffrey H. Ingerman
- 主分类号: G06F7/38
- IPC分类号: G06F7/38 ; H03K19/173 ; H03K19/177
摘要:
A specialized processing block for a programmable logic device includes circuitry for performing multiplications and sums thereof, as well as circuitry for rounding the result. The rounding circuitry can selectably perform round-to-nearest and round-to-nearest-even operations. In addition, the bit position at which rounding occurs is preferably selectable. The specialized processing block preferably also includes saturation circuitry to prevent overflows and underflows, and the bit position at which saturation occurs also preferably is selectable. The selectability of both the rounding and saturation positions provides control of the output data word width. The rounding and saturation circuitry may be selectably located in different positions based on timing needs. Similarly, rounding may be speeded up using a look-ahead mode in which both rounded and unrounded results are computed in parallel, with the rounding logic selecting between those results.
公开/授权文献
信息查询