发明授权
US08332552B2 Supporting multiple high bandwidth I/O controllers on a single chip
有权
在单个芯片上支持多个高带宽I / O控制器
- 专利标题: Supporting multiple high bandwidth I/O controllers on a single chip
- 专利标题(中): 在单个芯片上支持多个高带宽I / O控制器
-
申请号: US12270569申请日: 2008-11-13
-
公开(公告)号: US08332552B2公开(公告)日: 2012-12-11
- 发明人: Ravi K. Arimilli , Claude Basso , Jean L. Calvignac , Daniel M. Dreps , Edward J. Seminaro
- 申请人: Ravi K. Arimilli , Claude Basso , Jean L. Calvignac , Daniel M. Dreps , Edward J. Seminaro
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理商 Stephen R. Tkucs; Stephen J. Walder, Jr.; Diana R. Gerhardt
- 主分类号: G06F3/00
- IPC分类号: G06F3/00 ; G06F13/12 ; G06F13/00 ; G06F13/42 ; G06F15/76 ; G06F9/44 ; H04L12/28 ; H04L12/50 ; H03K19/173 ; H01L25/00
摘要:
An integrated processor design includes physical interface macros supporting heterogeneous electrical properties. The processor design comprises a plurality of processing cores and a plurality of physical interfaces to connect to a memory interface, a peripheral component interconnect express (PCI Express or PCIe) interface for input/output, an Ethernet interface for network communication, and/or a serial attached SCSI (SAS) interface for storage. Each physical interface may be programmatically connected to a selected interface controller, such as a memory controller, a PCI Express controller, or an Ethernet controller, for example. A plurality of such controllers may be connected to a switch within the processor design, with the switch also being connected to each physical interface macro. Thus, the physical interface macros may be programmatically connected to a subset of the plurality of controllers.
公开/授权文献
信息查询