Invention Grant
- Patent Title: Apparatus and methods for low-jitter transceiver clocking
- Patent Title (中): 低抖动收发器时钟的装置和方法
-
Application No.: US12752984Application Date: 2010-04-01
-
Publication No.: US08406258B1Publication Date: 2013-03-26
- Inventor: Wilson Wong , Tim Tri Hoang , Thungoc M. Tran , Sergey Shumarayev , Allen Chan
- Applicant: Wilson Wong , Tim Tri Hoang , Thungoc M. Tran , Sergey Shumarayev , Allen Chan
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Okamoto & Benedicto LLP
- Main IPC: H04J3/06
- IPC: H04J3/06

Abstract:
One embodiment relates to an integrated circuit which includes multiple communication channels, a clock multiplexer in each channel, two low-jitter clock generator circuits, and clock distribution circuitry. Each channel includes circuitry arranged to communicate a serial data stream using a reference clock signal, and the clock multiplexer in each channel is configured to select the reference clock signal from a plurality of input clock signals. The first low-jitter clock generator circuit is arranged to generate a first clock signal using a first inductor-capacitor-based oscillator circuit, and the second low-jitter clock generator circuit is arranged to generate a second clock signal using a second inductor-capacitor-based oscillator circuit The first and second inductor-capacitor-based oscillator circuits have different tuning ranges. The clock distribution circuitry is arranged to input the first and second low-jitter clock signals to each said clock multiplexer. Other embodiments and features are also disclosed.
Information query