Invention Grant
- Patent Title: Method and apparatus for calibrating write timing in a memory system
-
Application No.: US13111446Application Date: 2011-05-19
-
Publication No.: US08407441B2Publication Date: 2013-03-26
- Inventor: Thomas J. Giovannini , Alok Gupta , Ian Shaeffer , Steven C. Woo
- Applicant: Thomas J. Giovannini , Alok Gupta , Ian Shaeffer , Steven C. Woo
- Applicant Address: US CA Sunnyvale
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA Sunnyvale
- Main IPC: G06F12/00
- IPC: G06F12/00

Abstract:
A system that calibrates timing relationships between signals involved in performing write operations is described. This system includes a memory controller which is coupled to a set of memory chips, wherein each memory chip includes a phase detector configured to calibrate a phase relationship between a data-strobe signal and a clock signal received at the memory chip from the memory controller during a write operation. Furthermore, the memory controller is configured to perform one or more write-read-validate operations to calibrate a clock-cycle relationship between the data-strobe signal and the clock signal, wherein the write-read-validate operations involve varying a delay on the data-strobe signal relative to the clock signal by a multiple of a clock period.
Public/Granted literature
- US20110216611A1 METHOD AND APPARATUS FOR CALIBRATING WRITE TIMING IN A MEMORY SYSTEM Public/Granted day:2011-09-08
Information query