Invention Grant
US08417889B2 Two partition accelerator and application of tiered flash to cache hierarchy in partition acceleration
失效
两个分区加速器和分层闪存的应用在分区加速中缓存层次结构
- Patent Title: Two partition accelerator and application of tiered flash to cache hierarchy in partition acceleration
- Patent Title (中): 两个分区加速器和分层闪存的应用在分区加速中缓存层次结构
-
Application No.: US12508621Application Date: 2009-07-24
-
Publication No.: US08417889B2Publication Date: 2013-04-09
- Inventor: Diane Garza Flemming , William A. Maron , Ram Raghavan , Mysore Sathyanarayana Srinivas , Basu Vaidyanathan
- Applicant: Diane Garza Flemming , William A. Maron , Ram Raghavan , Mysore Sathyanarayana Srinivas , Basu Vaidyanathan
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: VanLeeuwen & VanLeeuwen
- Agent Libby Z. Toub
- Main IPC: G06F13/00
- IPC: G06F13/00

Abstract:
An approach is provided to identify a disabled processing core and an active processing core from a set of processing cores included in a processing node. Each of the processing cores is assigned a cache memory. The approach extends a memory map of the cache memory assigned to the active processing core to include the cache memory assigned to the disabled processing core. A first amount of data that is used by a first process is stored by the active processing core to the cache memory assigned to the active processing core. A second amount of data is stored by the active processing core to the cache memory assigned to the inactive processing core using the extended memory map.
Public/Granted literature
- US20110022803A1 Two Partition Accelerator and Application of Tiered Flash to Cache Hierarchy in Partition Acceleration Public/Granted day:2011-01-27
Information query